## AS1970 - AS1975

## Low-Voltage Single/Dual/Quad Comparators

## 1 General Description

The AS1970-AS1975 are single/dual/quad comparators that operate with supplies from 2.5 to 5.5 V making them perfect for all 3 - and 5 -volt applications. The comparators can also operate with dual supplies ( $\pm 1.25$ to $\pm 2.75 \mathrm{~V}$ ), and require very little supply current (down to $8.5 \mu \mathrm{~A}$ ) with minimal propagation delay ( 300 ns ).

Low input bias current (1.0pA, typ), low input offset voltage $(0.5 \mathrm{mV}$, typ), and internal hysteresis ( 3 mV ) make these comparators ideal for low-power single-cell applications including power-management and power-monitoring systems.
The comparators are available as the standard products listed in Table 1.
Table 1. Standard Products

| Model | Output Type |
| :---: | :---: |
| AS1970/AS1972/AS1974 | Push/Pull |
| AS1971/AS1973/AS1975 | Open-Drain |

The AS1970/AS1972/AS1974 push/pull output can sink or source current.
The AS1971/AS1973/AS1975 open-drain output can be pulled beyond Vcc to a maximum of $5.5 \mathrm{~V}>\mathrm{VEE}$. These open-drain versions are ideal for logic-level translators or bipolar-to-unipolar converters.
Large internal output drivers allow Rail-to-Rail output swings with loads of up to 8 mA .
The AS1970/AS1971 are available in a 5-pin SOT23 package. The AS1972/AS1973 are available in a 8-pin MSOP package. The AS1974/AS1975 are available in a 14-pin TSSOP package.

## 2 Key Features

- CMOS Push/Pull Output Sinks and Sources $8 m A$ (AS1970/AS1972/AS1974)
- CMOS Open-Drain Output Voltage Extends Beyond Vcc (AS1971/AS1973/AS1975)
- Quiescent Supply Current: $8.5 \mu \mathrm{~A}$ per Comparator
- Internal Hysteresis: 3 mV
- 3V/5V Logic-Level Translation
- Single-Supply Operation: 2.5 to 5.5 V
- Common-Mode Input Voltage Range Extends 250mV Above the Rails
- Low Propagation Delay: 300ns
- Minimized Overall Power Consumption
- Supply Current @1MHz Switching Frequency: $80 \mu \mathrm{~A}$
- No Phase Reversal for Overdriven Inputs
- Package Types:
- 5-pin SOT23 - AS1970/AS1971
- 8-pin MSOP - AS1972/AS1973
- 14-pin TSSOP - AS1974/AS1975


## 3 Applications

The devices are ideal for battery-powered systems, mobile communication devices, zero-crossing detectors, window comparators, level translators, threshold detectors/discriminators, ground/supply-sensing applications, IR receivers or any other space-limited application with low power-consumption requirements.

Figure 1. Block Diagrams


## 4 Pinout and Packaging

## Pin Assignments

Figure 2. Pin Assignments (Top View)


## Pin Descriptions

Table 2. Pin Descriptions

| Pin Number | Pin Name | Description |
| :---: | :---: | :---: |
| See Figure 2 | IN- | Comparator Inverting Input |
|  | IN+ | Comparator Non-Inverting Input |
|  | INA- | Comparator A Inverting Input |
|  | INA+ | Comparator A Non-Inverting Input |
|  | INB- | Comparator B Inverting Input |
|  | INB+ | Comparator B Non-Inverting Input |
|  | INC- | Comparator C Inverting Input |
|  | INC+ | Comparator C Non-Inverting Input |
|  | IND- | Comparator D Inverting Input |
|  | IND+ | Comparator D Non-Inverting Input |
|  | OUT | Comparator Output |
|  | OUTA | Comparator A Output |
|  | OUTB | Comparator B Output |
|  | OUTC | Comparator C Output |
|  | OUTD | Comparator D Output |
|  | Vcc | Positive Supply Voltage |
|  | Vee | Negative Supply Voltage |

## 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 3 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 3. Absolute Maximum Ratings

| Parameter |  | Min | Max | Units | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Vcc to Vee |  |  | 7 | V |  |
| IN $\mathrm{X}+$, IN x - to Vee |  | -0.3 | $\begin{gathered} \mathrm{Vcc} \\ +0.3 \end{gathered}$ | V |  |
| OUTx to Vee | AS1970/AS1972/AS1974 | -0.3 | $\begin{aligned} & \mathrm{Vcc} \\ & +0.3 \end{aligned}$ | V |  |
|  | AS1971/AS1973/AS1975 | -0.3 | +7 | V |  |
| OUTx Short-Circuit Duration to Vee or Vcc |  |  | 10 | s |  |
| Continuous Power Dissipation ( (ААмВ $=+70^{\circ} \mathrm{C}$ ) | 5-pin SOT23 |  | 571 | mW | Derate $7.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ |
|  | 8-pin MSOP |  | 727 | mW | Derate $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ |
|  | 14-pin TSSOP |  | 727 | mW | Derate $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ |
| Operating Temperature Range |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| Junction Temperature Range |  |  | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Package Body Temperature |  |  | 260 | ${ }^{\circ} \mathrm{C}$ | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD020C "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices". The lead finish for Pb-free leaded packages is matte tin $(100 \% \mathrm{Sn})$. |

## 6 Electrical Characteristics

$V C C=2.7$ to $5.5 \mathrm{~V}, ~ V E E=0 \mathrm{~V}, V C M=O V$, TAMB $=-40$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified). Typ values are at $\operatorname{TAMB}=+25^{\circ} \mathrm{C}$.
Table 4. Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage | Inferred from PSRR test | 2.5 |  | 5.5 | V |
| IDD | Supply Current | Vcc $=5 \mathrm{~V}$, No Load, AS1974/AS1975 |  | 36 | 64 | $\mu \mathrm{A}$ |
|  |  | Vcc $=5 \mathrm{~V}$, No Load, AS1972/AS1973 |  | 18 | 32 |  |
|  |  | Vcc $=5 \mathrm{~V}$, No Load, AS1970, AS1971 |  | 11 | 19 |  |
|  |  | Vcc = 2.7V, No Load, AS1974/AS1975 |  | 34 | 60 |  |
|  |  | Vcc $=2.7 \mathrm{~V}$, No Load, AS1972/AS1973 |  | 17 | 30 |  |
|  |  | $\mathrm{Vcc}=2.7 \mathrm{~V}$, No Load, AS1970, AS1971 |  | 10 | 18 |  |
| PSRR | Power-Supply Rejection Ratio | $2.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V}$, TAmb $=+25^{\circ} \mathrm{C}$ | 55 | 80 |  | dB |
| Vcmr | Common-Mode Voltage Range ${ }^{1}$ | TAMB $=+25^{\circ} \mathrm{C}$ | $\begin{gathered} \text { VEE } \\ -0.25 \end{gathered}$ |  | $\begin{array}{\|c\|} \hline \mathrm{Vcc} \\ +0.25 \end{array}$ | V |
|  |  | TAMB $=-40$ to $+85^{\circ} \mathrm{C}$ | VEe |  | Vcc |  |
| Vos | Input Offset Voltage ${ }^{2}$ | Full Common-Mode Range, $\text { TAMB }=+25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ | $\pm 6$ | mV |
|  |  | Full Common-Mode Range, <br> TAMB $=-40$ to $+85^{\circ} \mathrm{C}$ |  |  | $\pm 8$ |  |
| VhYs | Input Hysteresis |  |  | $\pm 3$ |  | mV |
| IB | Input Bias Current ${ }^{\text {3, }} 4$ |  |  | 0.001 | 10 | nA |
| Ios | Input Offset Current |  |  | 0.5 |  | pA |
| Cin | Input Capacitance |  |  | 3.5 |  | pF |
| CMRR | Common-Mode Rejection Ratio | TAMB $=+25^{\circ} \mathrm{C}$ | 52 | 80 |  | dB |
| ILEAK | Output Leakage Current | AS1971/AS1973/AS1975 only |  |  | 1.0 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | Sourcing or Sinking, Vout = Vee or Vcc, $\mathrm{Vcc}=5 \mathrm{~V}$ |  | 60 |  | mA |
|  |  | Sourcing or Sinking, Vout = Vee or Vcc, $\mathrm{Vcc}=2.7 \mathrm{~V}$ |  | 18 |  |  |
| Vol | OUTx Output Voltage Low | $\begin{gathered} \mathrm{VCC}=5 \mathrm{~V}, \text { ISINK }=8 \mathrm{~mA}, \\ \text { TAMB }=+25^{\circ} \mathrm{C} \end{gathered}$ |  | 0.2 | 0.4 | V |
|  |  | $\begin{aligned} & \text { Vcc }=5 \mathrm{~V}, \text { ISINK }=8 \mathrm{~mA}, \\ & \text { TAMB }=-40 \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  |  | 0.55 |  |
|  |  | $\begin{gathered} \mathrm{VCC}=2.7 \mathrm{~V}, \mathrm{ISINK}=3.5 \mathrm{~mA}, \\ \text { TAMB }=+25^{\circ} \mathrm{C} \end{gathered}$ |  | 0.15 | 0.3 |  |
|  |  | $\begin{gathered} \text { VCC }=2.7 \mathrm{~V}, \text { ISINK }=3.5 \mathrm{~mA}, \\ \text { TAMB }=-40 \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |  | 0.4 |  |
| VOH | OUTx Output Voltage High (AS1970/AS1972/AS1974 only) | $\begin{gathered} \text { VCC }=5 \mathrm{~V}, \text { ISINK }=8 \mathrm{~mA}, \\ \text { TAMB }=+25^{\circ} \mathrm{C} \end{gathered}$ | 4.6 | 4.85 |  | V |
|  |  | $\begin{aligned} & \text { VCC }=5 \mathrm{~V}, \text { ISINK }=8 \mathrm{~mA}, \\ & \text { TAMB }=-40 \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 4.45 |  |  |  |
|  |  | $\begin{aligned} & \text { VCc }= 2.7 \mathrm{~V}, \operatorname{ISINK}=3.5 \mathrm{~mA}, \\ & \text { TAMB }=+25^{\circ} \mathrm{C} \end{aligned}$ | 2.4 | 2.55 |  |  |
|  |  | $\begin{gathered} \mathrm{VCC}=2.7 \mathrm{~V}, \text { IsInK }=3.5 \mathrm{~mA}, \\ \text { TAMB }=-40 \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ | 2.3 |  |  |  |

Table 4. Electrical Characteristics (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tRISE | OUTx Rise Time (AS1970/AS1972/AS1974 only) | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{CLOAD}=15 \mathrm{pF}$ |  | 32 |  | ns |
|  |  | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{Cload}=50 \mathrm{pF}$ |  | 50 |  |  |
|  |  | $\mathrm{Vcc}=5 \mathrm{~V}, \mathrm{ClOAD}=200 \mathrm{pF}$ |  | 80 |  |  |
| tFALL | OUTx Fall Time | $\mathrm{Vcc}=5 \mathrm{~V}, \mathrm{Cload}=15 \mathrm{pF}$ |  | 22 |  | ns |
|  |  | $\mathrm{VCc}=5 \mathrm{~V}, \mathrm{Cload}=50 \mathrm{pF}$ |  | 32 |  |  |
|  |  | Vcc $=5 \mathrm{~V}, \mathrm{ClOAD}=200 \mathrm{pF}$ |  | 60 |  |  |
| tPD- | Propagation Delay | AS1970/AS1972/AS1974 only, Cload $=15 \mathrm{pF}, 10 \mathrm{mV}$ Overdrive |  | 400 |  | ns |
|  |  | AS1970/AS1972/AS1974 only, Cload = 15pF, 100mV Overdrive |  | 300 |  |  |
|  |  | AS1971/AS1973/AS1975 only, Cload $=15 \mathrm{pF}$, RPullup $=5.1 \mathrm{k} \Omega$, 10mV Overdrive |  | 400 |  |  |
|  |  | AS1971/AS1973/AS1975 only, Cload = 15 pF, RPuLLup $=5.1 \mathrm{k} \Omega$, 100mV Overdrive |  | 300 |  |  |
| tpD+ |  | AS1970/AS1972/AS1974 only, Cload = 15pF, 10mV Overdrive |  | 420 |  |  |
|  |  | AS1970/AS1972/AS1974 only, Cload = 15pF, 100mV Overdrive |  | 270 |  |  |
| tpu | Power-Up Time |  |  | 20 |  | $\mu \mathrm{s}$ |

1. Inferred from the Vos test. Both or either inputs can be driven 0.3 V beyond either supply rail without output phase reversal.
2. Vos is defined as the center of the hysteresis band at the input.
3. IB is defined as the average of the two input bias currents (IB-, IB+).
4. Guaranteed by design.

## 7 Typical Operating Characteristics

Figure 3. Supply Current vs. Temperature (per comparator)


Figure 5. Vol vs. ISInk; VIn+ < VIn-


Figure 7. ISINK vs. Temperature


Figure 4. Supply Current vs. Output Transition Frequency (per comparator)


Figure 6. Voh vs. Isource ; VIn+ > Vin-


Figure 8. Vos vs. Temperature


Figure 10. tPD+ vs. CLOAD; VCC $=5 \mathrm{~V}, \mathrm{VOD}=50 \mathrm{mV}$


Figure 12. tPD+ vs. VOD


Figure 14. Power-Up Delay; VOD $=50 \mathrm{mV}$


Data Sheet - Typical Operating Characteristics

Figure 16. tPD-; VOD $=50 \mathrm{mV}$


## 8 Detailed Description

The AS1970-AS1975 are single/dual/quad low-power, comparators. The devices operate with a supply voltage range between 2.5 and 5.5 V while consuming down to $8.5 \mu \mathrm{~A}$ per comparator. Their common-mode input voltage range extends 0.25 V beyond each rail.
Internal hysteresis ensures clean output switching, even with slow input signals. Large internal output drivers allow rail-to-rail output swing with up to 8 mA loads.
The output stage design minimizes supply-current surges while switching, virtually eliminating the power supply transients typical. The AS1970/AS1972/AS1974 push/pull output stage sinks and sources current, wheras the AS1971/ AS1973/AS1975 open-drain output stage can be pulled beyond Vcc to an absolute maximum of 5.5V > VEE.

## Input Stage

The input common-mode voltage range extends from -0.25 V to ( $\mathrm{Vcc}+0.25 \mathrm{~V}$ ), and the comparators can operate at any differential input voltage within this voltage range. Input bias (IB) current is 1.0 pA (typ) if the input voltage is within the common-mode voltage range.

Inputs are protected from over-voltage by internal ESD protection diodes connected to the supply rails. As the input voltage exceeds the supply rails, these diodes become forward biased and begin to conduct and the bias currents increase exponentially as the input voltage exceeds the supply rails.

## Output Stage

The push/pull and open-drain output stages were designed to provide rail-to-rail operation with up to 8 mA loads. Even at loads of up to 8 mA , the supply-current change during an output transition is extremely small (see Figure 4 on page 6 ). Figure 4 shows the minimal supply-current increase as the output switching frequency approaches 1 MHz . This characteristic eliminates the need for power-supply filter capacitors to reduce glitches created by comparator switching currents.

Because of the unique design of its output stage, the AS1970 - AS1975 can dramatically increase battery life, even in high-speed applications.

## 9 Application Information

Figure 17 shows a typical application circuit for the AS1970-AS1975 comparators.
Figure 17. Typical Application Diagram - Threshold Detector


## Hysteresis (AS1970/AS1972/AS1974)

The AS1970/AS1972/AS1974 have 3mV internal hysteresis. Additional hysteresis can be generated with three resistors using positive feedback (Figure 18), however this method also slows hysteresis response time.

Figure 18. Additional Hysteresis AS1970/AS1972/AS1974


## Resistor Selection Example

For the circuit shown in Figure 18, the following steps can be used to calculate values for R1, R2, and R3.

1. Select R3 first. The current through R3 should be at least $1 \mu \mathrm{~A}$ to minimize errors caused by leakage current. The current through R3 at the trip point is:
(VREF - VOUT)/R3

The two possible output states in solving for R3 yields these two formulas:

$$
\begin{gather*}
R 3=V R E F / 1 \mu A  \tag{EQ2}\\
R 3=(V R E F-V C C) / 1 \mu A \tag{EQ3}
\end{gather*}
$$

For example, for VREF $=1.2 \mathrm{~V}$ and $\mathrm{Vcc}=5 \mathrm{~V}$, the two R 3 resistor values are $1.2 \mathrm{M} \Omega$ and $3.8 \mathrm{M} \Omega$. Use the smaller of the two resulting resistor values; in this case a standard $1.2 \mathrm{M} \Omega$ resistor should be used for R3.
2. Choose the hysteresis band (Vhв). For this example, use $\mathrm{VHB}=50 \mathrm{mV}$.
3. Calculate R1 according to the following equation:

$$
\begin{equation*}
R_{1}=R 3(V H B / V C C) \tag{EQ4}
\end{equation*}
$$

Substituting the example values for R 3 and VHB gives:

$$
\mathrm{R} 1=1.2 \mathrm{M} \Omega(50 \mathrm{mV} / 5 \mathrm{~V})=12 \mathrm{k} \Omega
$$

4. Choose the trip point for $\operatorname{VIN}$ rising (VTHR) (see page 12). This is the threshold voltage at which the AS1970 AS1975 switches its output from low to high as VIN rises above the trip point. For this example, choose VTHR $=3 \mathrm{~V}$.
5. Calculate R2 as:

$$
\begin{equation*}
R 2=1 /\left[V T H R /\left(V_{R E F} \times R 1\right)-(1 / R 1)-(1 / R 3)\right] \tag{EQ5}
\end{equation*}
$$

Substituting the example values gives:

$$
\mathrm{R} 2=1 /[3.0 \mathrm{~V} /(1.2 \mathrm{~V} \times 12 \mathrm{k} \Omega)-(1 / 12 \mathrm{k} \Omega)-(1 / 1.2 \mathrm{M} \Omega)]=8.05 \mathrm{k} \Omega
$$

In this example, a standard $8.2 \mathrm{k} \Omega$ resistor should be used for R 2 .
6. Verify the trip voltages and hysteresis as:

$$
\begin{align*}
V_{T H R}= & V R E F \times R 1[(1 / R 1)+(1 / R 2)+(1 / R 3)]  \tag{EQ6}\\
& V_{T H F}=V_{T H R}-(R 1 \times V C C / R 3) \\
& H y s t e r e s i s=V_{T H R}-V_{T H F} \tag{EQ8}
\end{align*}
$$

## Hysteresis (AS1971/AS1973/AS1975)

The AS1971/AS1973/AS1975 have 3mV internal hysteresis. Their open-drain outputs require an external pullup resistor (Figure 19), and additional hysteresis can be generated using positive feedback.

Figure 19. Additional Hysteresis AS1971/AS1973/AS1975


## Resistor Selection Example

For the circuit shown in Figure 19, the following steps can be used to calculate values for R1, R2, R3, and R4:

1. Select R3 according to one of:

$$
\begin{gather*}
R_{3}=V R E F / 500 \mu A  \tag{EQ9}\\
R_{3}=(V R E F-V C C) / 500 \mu A-R 4 \tag{EQ10}
\end{gather*}
$$

Use the smaller of the two resulting resistor values.
2. Choose the hysteresis band required (VHB). For this example, use 50 mV .
3. Calculate R1 as:

$$
\begin{equation*}
R 1=(R 3+R 4)(V H B / V C C) \tag{EQ11}
\end{equation*}
$$

4. Choose the trip point for $\operatorname{VIN}$ rising (VTHR) (see page 12). This is the threshold voltage at which the comparator switches its output from low to high as Vin rises above the trip point.
5. Calculate R2 as:

$$
\begin{equation*}
R 2=1 /\left[V T H R /(V R E F \times R 1)-(1 / R 1)-1 /\left(R 3+R_{4}\right)\right] \tag{EQ12}
\end{equation*}
$$

6. Verify the trip voltages and hysteresis as follows:

$$
\begin{gather*}
\text { VIN rising: VTHR }=V_{R E F} \times R_{1} \times\left[1 / R 1+1 / R 2+1 /\left(R 3+R_{4}\right)\right]  \tag{EQ13}\\
\text { VIN falling: VTHF }=V_{R E F} \times R_{1} \times[1 / R 1+1 / R 2+1 /(R 3+R 4)]-1 /(R 3+R 4) \times V C C  \tag{EQ14}\\
\text { Hysteresis }=V_{T H R}-V_{T H F} \tag{EQ15}
\end{gather*}
$$

## Hysteresis Band

Internal hysteresis creates two trip points (shown in Figure 20): rising input voltage (VTHR) and falling input voltage (VTHF). The area between the trip points is the hysteresis band (VHB). When the comparator input voltages are equivalent, the hysteresis effectively causes one comparator input to move quickly past the other, thus taking the input out of the region where oscillation occurs.
In Figure 20 REF has a fixed voltage applied and $I N+$ is varied. If the inputs are reversed the output will be inverted.
Figure 20. Threshold Hysteresis Band


## Zero-Crossing Detector

Figure 21 shows the AS1970 in a zero-crossing detector circuit. The inverting input is connected to ground, and the non-inverting input is connected to a $100 \mathrm{mVp}-\mathrm{p}$ signal source. As the signal at the non-inverting input crosses 0V, the signal at OUT changes states.

Figure 21. Zero-Crossing Detector


## Logic Level Translator

The comparators can be used as a 5V/3V logic translator as shown in Figure 22. The circuit in Figure 22 converts 5Vto 3 V -logic levels, and provides the full 5 V logic-swing without creating overvoltage on the 3 V logic inputs. When the comparator is powered by a 5 V supply, Rpullup for the open-drain output should be connected to the +3 V supply voltage.
For 3V-to-5V logic-level translations, connect the +3 V supply voltage to Vcc and the +5 V supply voltage to Rpullup.
Figure 22. Logic Level Translator


## Layout Considerations

The AS1970-AS1975 requires proper layout and design techniques for optimum performance.

- Power-supply bypass capacitors are not typically needed, although 100 nF bypass capacitors should be used when supply impedance is high, when supply leads are long, or when excessive noise is expected on the supply lines.
- Minimize signal trace lengths to reduce stray capacitance.
- A ground plane and surface-mount components are recommended.


## 10 Package Drawings and Markings

The AS1970-AS1975 are available in a 5-pin SOT23 package and an 8-pin MSOP package.
Figure 23. 5-pin SOT23 Package


## Notes:

1. Controlling dimension is millimeters.
2. Foot length measured at intercept point between datum A and lead surface.
3. Package outline exclusive of mold flash and metal burr.
4. Package outline inclusive of solder plating.
5. Meets JEDEC MO178.

Figure 24. 8-pin MSOP Package


| Symbol | Typ | $\pm$ Tol | Symbol | Typ | $\pm$ Tol |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A | 1.10 | Max | b | 0.33 | $+0.07 /-0.08$ |
| A1 | 0.10 | $\pm 0.05$ | b1 | 0.30 | $\pm 0.05$ |
| A2 | 0.86 | $\pm 0.08$ | c | 0.18 | $\pm 0.05$ |
| D | 3.00 | $\pm 0.10$ | c1 | 0.15 | $+0.03 /-0.02$ |
| D2 | 2.95 | $\pm 0.10$ | $\theta 1$ | $3.0^{\circ}$ | $\pm 3.0^{\circ}$ |
| E | 4.90 | $\pm 0.15$ | $\theta 2$ | $12.0^{\circ}$ | $\pm 3.0^{\circ}$ |
| E1 | 3.00 | $\pm 0.10$ | $\theta 3$ | $12.0^{\circ}$ | $\pm 3.0^{\circ}$ |
| E2 | 2.95 | $\pm 0.10$ | L | 0.55 | $\pm 0.15$ |
| E3 | 0.51 | $\pm 0.13$ | L1 | 0.95 BSC | - |
| E4 | 0.51 | $\pm 0.13$ | aaa | 0.10 | - |
| R | 0.15 | $+0.15 /-0.08$ | bbb | 0.08 | - |
| R1 | 0.15 | $+0.15 /-0.08$ | ccc | 0.25 | - |
| t1 | 0.31 | $\pm 0.08$ | e | 0.65 BSC | - |
| t2 | 0.41 | $\pm 0.08$ | S | 0.525 BSC | - |

## Notes:

1. All dimensions are in millimeters and all angles in degrees (unless otherwise noted).
2. Datums $B$ and $C$ to be determined at datum plane $H$.
3. Dimensions $D$ and $E 1$ are to be determined at datum plane $H$.
4. Dimensions D2 and E2 are for the top package; dimensions D and E1 are for the bottom package.
5. Cross section A-A to be determined at 0.13 to 0.25 mm from the leadtip.
6. Dimensions D and D2 do not include mold flash, protrusion, or gate burrs.
7. Dimensions E1 and E2 do not include interlead flash or protrusion.

Figure 25. 14-pin TSSOP Package


| Symbol | 0.65 mm Lead Pitch ${ }^{1,2}$ |  |  | Note | Symbol | 0.65mm Lead Pitch ${ }^{1,2}$ |  |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Nom | Max |  |  | Min | Nom | Max |  |
| A | - | - | 1.10 |  | $\theta 1$ | $0^{\circ}$ | - | $8^{\circ}$ |  |
| A1 | 0.05 | - | 0.15 |  | L1 | 1.0 Ref |  |  |  |
| A2 | 0.85 | 0.90 | 0.95 |  | aaa | 0.10 |  |  |  |
| L | 0.50 | 0.60 | 0.75 |  | bbb | 0.10 |  |  |  |
| R | 0.09 | - | - |  | ccc | 0.05 |  |  |  |
| R1 | 0.09 | - | - |  | ddd | 0.20 |  |  |  |
| b | 0.19 | - | 0.30 | 5 | e | 0.65 BSC |  |  |  |
| b1 | 0.19 | 0.22 | 0.25 |  | $\theta 2$ | $12^{\circ}$ Ref |  |  |  |
| c | 0.09 | - | 0.20 |  | $\theta 3$ | $12^{\circ} \mathrm{Ref}$ |  |  |  |
| c1 | 0.09 | - | 0.16 |  |  |  |  |  |  |
| Variations |  |  |  |  |  |  |  |  |  |
| D | 4.90 | 5.00 | 5.10 | 3, 8 | e | 0.65 BSC |  |  |  |
| E1 | 4.30 | 1.40 | 4.50 | 4, 8 | N | 14 |  |  | 6 |
| E | 6.4 BSC |  |  |  |  |  |  |  |  |

## Notes:

1. All dimensions are in millimeters; angles in degrees.
2. Dimensions and tolerancing per ASME Y14.5M-1994.
3. Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 mm per side.
5. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm total in excess of dimension b at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm for 0.5 mm pitch packages.
6. Terminal numbers shown are for reference only.
7. Datums $A$ and $B$ to be determined at datum plane $H$.
8. Dimensions D and E1 to be determined at datum plane H .
9. This dimension applies only to variations with an even number of leads per side. For variations with an odd number of leads per package, the center lead must be coincident with the package centerline, datum $A$.
10. Cross section A-A to be determined at 0.10 to 0.25 mm from the leadtip.

## 11 Ordering Information

The comparators are available as the standard products shown in Table 5.
Table 5. Ordering Information

| Model | Marking | Description | Delivery Form | Package |
| :---: | :---: | :---: | :---: | :---: |
| AS1970-T | ASI6 | Low-Voltage Single Comparator, Push/Pull | Tape and Reel | 5-pin SOT23 |
| AS1971-T | ASI7 | Low-Voltage Single Comparator, Open-Drain | Tape and Reel | 5-pin SOT23 |
| AS1972 | 989 | Low-Voltage Dual Comparator, Push/Pull | Tubes | 8-pin MSOP |
| AS1972-T | 989 | Low-Voltage Dual Comparator Push/Pull | Tape and Reel | 8-pin MSOP |
| AS1973 | 990 | Low-Voltage Dual Comparator, Open-Drain | Tubes | 8-pin MSOP |
| AS1973-T | 990 | Low-Voltage Dual Comparator, Open-Drain | Tape and Reel | 8-pin MSOP |
| AS1974 | AS1974 | Low-Voltage Quad Comparator, Push/Pull | Tubes | 14-pin TSSOP |
| AS1974-T | AS1974 | Low-Voltage Quad Comparator, Push/Pull | Tape and Reel | 14-pin TSSOP |
| AS1975 | AS1975 | Low-Voltage Quad Comparator, Open-Drain | Tubes | 14-pin TSSOP |
| AS1975-T | AS1975 | Low-Voltage Quad Comparator, Open-Drain | Tape and Reel | 14-pin TSSOP |

## Copyrights

Copyright © 1997-2007, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ${ }^{\circledR}$. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

## Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or lifesustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.

## Contact Information

## Headquarters

austriamicrosystems AG
A-8141 Schloss Premstaetten, Austria
Tel: +43 (0) 31365000
Fax: +43 (0) 313652501

For Sales Offices, Distributors and Representatives, please visit:
http://www.austriamicrosystems.com/contact

